**20CS205/20CB205/20DS205/20IT205**

**Hall Ticket Number:**

|  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- |
|  |  |  |  |  |  |  |  |  |

|  |  |  |  |
| --- | --- | --- | --- |
| **I/IV B.Tech (Regular) DEGREE EXAMINATION** | | | |
| **October, 2021** | **Common to CSE/CS/CB and IT** | | |
| **Second Semester** | **Digital Logic Design** | | |
| **Time:** Three Hours | | **Maximum: 7**0 Marks | |
| *Answer Question* ***No. 1*** *Compulsorily.* | | | (14X1 = 14 Marks) |
| *Answer* ***ONE*** *question from each* ***Unit.*** | | | (4X14=56Marks) |

|  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- |
| 1. Answer the following. (14X1=14 Marks) | | | | | |
|  | a) | Convert (110100) binary to gray. | CO1 | |  |
|  | b) | Write the NAND gate truth table. | CO1 | |  |
|  | c) | Convert (0.513)10 to Binary. | CO1 | |  |
|  | d) | State Demorgan’s laws. | CO1 | |  |
|  | e) | Define Encoder | CO2 | |  |
|  | f) | Define Full adder | CO2 | |  |
|  | g) | Draw the logic diagram of Half adder. | CO2 | |  |
|  | h) | Define Latch. | CO3 | |  |
|  | i) | What is sequential circuit. | CO3 | |  |
|  | j) | Define Truth table | CO3 | |  |
|  | k) | Define T Flip Flop | CO3 | |  |
|  | l) | Define Counter? | CO4 | |  |
|  | m) | What is shift register. | CO4 | |  |
|  | n) | Define PLD. | CO4 | |  |
| **Unit - I** | | | | | |
| 2. | a) | Convert ( 2598 ) 10 to Hexadecimal & ( 1010011101100111 )2 to octal and Decimal. | CO1 | **7M** | |
|  | b) | Generate the Hamming code word for the message 1011010101. | CO1 | **7M** | |
|  |  | **(OR)** |  |  | |
| 3. | a) | Draw the truth tables for AND,OR,NOT,EXOR,NAND & EXNOR Gates. | CO1 | **7M** | |
|  | b) | Minimize the following function using K-map  F(A,B,C,D) = ∑ m (0,2,4,6,7,8,10,12,13,15) | CO1 | **7M** | |
| **Unit - II** | | | | | |
| 4. |  | Minimize the following Boolean function using tabulation method and determine the prime implecants and select the prime implecants for the given Boolean function  f(w,x,y,z) = Σm(1,2,3,7,8,9,10,12,15). | CO2 | **14M** | |
|  |  | **(OR)** |  |  | |
| 5. | a) | Design 3 to 8 Decoder | CO2 | **7M** | |
|  | b) | Design the Boolean function F= ∑m(0,1,3,5,7) with the 4\*1 Multiplexer | CO2 | **7M** | |
| **Unit - III** | | | | | |
| 6. | a) | Explain Design procedure for Sequential circuits | CO3 | **7M** | |
|  | b) | Analyze the working of clocked JK flip flop and explain about the race around condition | CO3 | **7M** | |
|  |  | **(OR)** |  |  | |
| 7. | a) | Explain D flip-flop in detail and write the characteristic and excitation table. | CO3 | **7M** | |
|  | b) | Explain the design procedure for State Reduction & state Assignment | CO3 | **7M** | |
| **Unit - IV** | | | | | |
| 8. | a) | Draw and explain Bi - directional Shift Register. | CO4 | **7M** | |
|  | b) | Design a 3 bit Synchronous up counter. | CO4 | **7M** | |
|  |  | **(OR)** |  |  | |
| 9. | a) | Write the differences between PROM,PAL and PLA | CO4 | **7M** | |
|  | b) | Explain different types of ROM’s. | CO4 | **7M** | |

**![download](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAaoAAAB2CAMAAACu2ickAAAAkFBMVEX///8AAAAFBwb5+fn8/Pzy8vLt7e3m5ub29vbd3d3g4ODq6urz8/O3t7fCwsLX19fMzMyhoaHOzs6Xl5esra3Dw8N6enpwcHBQUVGoqai8vLzT09MmJyaJiYliY2I4OTicnZxDRENWV1aBgYEfICBHR0eNjo2FhYVaW1sUFhVoaWgyMzIWGBcyNDNyc3MMDg0xV321AAAIGklEQVR4nO2a2WKiShCGKdlBNtkXWQRRweD7v92pbtRoYjIzZuZsqe8mCL1WdVX/NBEEgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgvjDuL70fGXD/ULPqfWFyt+RE1RP+0o+gPN0xyWA+XTlb8kihvLJqssOAPQnK/cQgfpk3W/KZhPCDzKRqMmKLIrvbleQTHB6Z29JxOKa+HmsOuD7R+ELufebYW0WsAAt/jATya43JSeYKcr6Lt01MEqYxk7yzT0jHapzcWhiP/wwxR0qgZXZer9jHv971GNXh26QxEIF7+WBZAQx2nKRRJ7tOk4eWv0ef9fapUACBbveQHf1VYAZMWmtcOU4KztoNyxBlp6uvWtcL2DpjV7ops2DrglkaWe4zu2kGHeKCucVnTnSBrb2TYITXW+DsVT1mXKX9kSnBcjm6xI6hf2VtlDNhZwOBvfOLZIc+lsWO354E3rSqoTRNNNz7+CKflU0AcawnSm/dbr/YVo4FBDvD77lYZq67lCGKrgbNGjkB0HaR3uW8YbaeR8MyDKaPTxc9Zs0QsX+hrB5KBMkPZ1Yi8nUe0FQt9hTZQnaNZfqsDj6Vl29rKEroPwW25ckaktZMU1VNZyVa1tB6tW+36+j1l/xAmWlMsuu+Y92eK2ZYhLSsl1Sdcei2USBu7w8McM0cO+XegC2IEQABvvB4kkbIUF/Q3tXTF4FaXb1nbiy2n1TdN1LElnYntG/lqy353bx/rLsuK/0uo12ve/XXhpYGWZUQ1VNU/mxXPn3IGmKqqMjwsyygsDz+zaKy32ybaqq6A4L+AjmpAx4E8ncUrS6aRbas3PQDpKqXuJJGebaic1/qhkPpAiENfAXqqDomMmVDvV+0rBny2wW7055rnnR8qKqolul2c5SfStklO15RNz5W2xR2384ETh0xUvVbJN9OUzt2meutDI7XOW6ai7fqdQ/hSibqqE7eT7HRI0R0UbTNJSbbTUWh0cDP+HA+bjjKYraXd/jOuTLMM8dRzcM1ZQ1SdBWxUITGp7x1Nnsgnc7LQySs+vckbf7MgW6YALsctXIMGXtHTPHQoA7Ct5GS+Z4sWIl2ZajoHrg8oDdKV3TwKJVoKuOf4KVoFpRMw92TrlOj2rydt7ncFT5LujggtpCJuOqxBTB7MEMgksTkwTLEW0bRfGw32ybF1ycj20yVmiSAU2CFuEGsV1mEP1sjl/HXe94SDQYEKdHfb5lcU83Npsh6nFhWZnrqIq8/Dg5WGjkBU9H0tlFdwvQBxaQSZ9aqPFUPfTKAqdcwH5+7GzP/QMPTNzn3NnBeIcHk4rjX/Inizmyx/OC6DEKsKVNbTtqhp4O/DlgYuHyTiVdrwQe2RKYDuw+mgcmeVlWHVzKmN37aNg0L93p3iw/Y8l5hW/KONqt059wVY6LpN+xJfLT3vrRoA7FyGJsiHa+Z7Hg0lU2fyksUAws1DsnSY6Y8wtXNGt4bW5WeJKaMv9c8ldw7pu7KpljSdgxx/B86uLstbOrWEOXnUjEJl5qfe7RgMVlEjDJss63QEVfqrOrzusMXZWj5OGboKnnrp1Zqb+OMLUkGEcPwuiXHXU6op8S7ifMQv6TJ5HiUrlJgagK+h2mwLMzjz8xjI8xhSoLmQGsjNskwLwTYXCopZSpLdxMMryMRvGK69nPsuXPYmZBmOZMaLA7LHzQtgOXGTUvNFwqaRX0xqU14zp+7GsUfKHE7U4vhV6Y17XF14hlgCAVX5nogTmC7wjv0p8i/22bmfCqK2ymK3A7W7e4l6GuQGExfhKZXc5khTjV3mAo+5Vi7gLB94R1VZWK2vCDA6jKaBcNSXGbfuxtfxEAchCXNfOyB5I1S/18kzD7OgBr4cC8KATl4F2967GXpQspHLesg7LhnYmxLUxVFQtuKaxwTHqpy3HtxXKCAlVtPpoHRsSIomKLQTFM0bqvb1SF8tQ29M9wK9bnfZiJ9XaaeptPYt+YhrOMGqVPhjyIhdPEclAKDlq+tC+SXDKt26Mit3hz9uOAz9z1GnwYXBE69e1J4v3RomSplxUtuxiVaw16TJliD7K3NqKkVaNE0dFdRz7UlR+hvuvfifXlf0esf40IigrKPfhhgBuRLc2LNzdh+vnPEe68O/kAZ7WPOpG/orUQfFzrDVoPocKOneCoqqgH09A7VS2MFez/zhT1b0bOLJUdLHVFa6qoDZy0DlFhY4CYQdvwPXtRbKfacuTHi1fcQTI/6WfBPr9UcSIoH58LSbJueW1S8PR8qqYU9y/9EAgrz3Mx+EKxHzuWK5XMoi9YDzFORbrKrT0KggyDrIj8NAhSvx9e+O6ctNbb74aK/yruzgcWWgHJ5Q7KxNZ4U0XP1nuuEooS31ex/XqHWn/0UJw0QZ5b29dESnxCgLJ7Aa7cwDa7P5fV7X5gFj7Gvq2bIgaG4fqYL+ObY74YZaU0zi9WM9oaXbIODUUURMVw64i9Tx/2u8xZ3raOUgIOjswc2NTfY+v5DUjC0JjwwYcIMb9kxVkF7+/0BjuyHa/H6pcq2dBdKyyq6eY48Q59BHdX0KfFX+K0O1SPzXnG1O0gDTLnwbE5BmX3/vzd1MO5wqeOKMEH+bMCxFu2MD4vuprTp17+lD0cKah+Cc36gjyWv/KPLBnJPYIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCOKP8xfvs5oXa4wkWgAAAABJRU5ErkJggg==)**

|  |  |  |  |
| --- | --- | --- | --- |
| **DIGITAL LOGIC DESIGN**  I B.Tech – II Semester(Code:20CS205/CS02) | | | |
| Lectures: | **4** Periods / Week | Continuous Internal Assessment: | **30** Marks |
| Final Exam: | **3** hours | Semester End Exam: | **70** Marks |
| **UNIT-I** | | | **14 Periods** |
| **DIGITAL SYSTEMS AND BINARY NUMBERS:** Digital System, Binary Numbers, Number base Conversions, Octal and Hexadecimal Numbers, Complements of Numbers, Signed Binary Numbers, Binary Codes, Binary Storage and Registers, Binary Logic, Error Detection and Correction: 7 bit Hamming Code.  **BOOLEAN ALGEBRA & LOGIC GATES**: Introduction, Basic definitions, Axiomatic definition of Boolean algebra, Basic theorems and properties of Boolean algebra, Boolean functions, Canonical and Standard Forms, Other Logic Operations, Digital logic gates.  **GATE –LEVEL MINIMIZATION**: Introduction, The map method, Four-variable K-Map, Product-of-Sums Simplification, Don’t –Care Conditions, NAND and NOR implementation, Other Two level Implementations. | | | |
| **UNIT-II** | | | **14 Periods** |
| **MINIMIZATION:** The Tabulation method, Determination of prime implicants, Selection of prime-implicants.  **COMBINATIONAL LOGIC:** Introduction, Combinational Circuits, Analysis Procedure, Design Procedure, Binary Adders - Subtractor, Decimal Adder, Magnitude Comparator, Decoders, Encoders, Multiplexers. | | | |
| **UNIT-III** | | | **14 Periods** |
| **SYNCHRONOUS SEQUENTIAL LOGIC:** Introduction, Sequential Circuits, Storage Elements - Latches, Storage Elements -Flip Flops, Analysis of Clocked Sequential Circuits: State Equations, State Table, State Diagram, Flip Flop Input Equations, Analysis with D, JK and T Flip Flops; State reduction and Assignment, Design Procedure. | | | |
| **UNIT-IV** | | | **14 Periods** |
| **REGISTERS and COUNTERS**: Registers, Shift registers, Ripple Counters, Synchronous Counters.  **MEMORY and PROGRAMMABLE LOGIC:** Introduction, Random Access Memory: Read and Write Operations, Types of Memories; Read Only Memory, Programmable Logic Devices: PROM, PLA, PAL. | | | |
| **Text Book(s) :** | 1. M. Morris Mano, Michael D. Ciletti, “Digital Design”, 5th Edition, Prentice Hall, 2013. 2. A.Anand Kumar, “fundamentals of digital circuits”, 4th Edition, PHI. | | |
| **References :** | 1. John F. Wakerly, “Digital Design: Principles and Practices”, 4th Edition, Pearson, 2006. 2. Brian Holdsworth , Clive Woods, “Digital Logic Design”, 4th Edition, Elsevier Publisher, 2002. 3. Donald E Givone, “digital principles and design”, TMT. | | |