**Hall Ticket Number: 14EC702**

|  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- |
|  |  |  |  |  |  |  |  |  |

|  |  |  |  |
| --- | --- | --- | --- |
| **IV/IV B.Tech (Regular/Supplementary) DEGREE EXAMINATION** | | | |
| **January, 2021** | **Electronics and Communication Engineering** | | |
| **Seventh Semester** | **VLSI Design** | | |
| **Time:** Three Hours | | **Maximum :** 60 Marks | |
| *Answer ALL Questions from PART-A.* | | | (1X12 = 12 Marks) |
| *Answer* ***ANY FOUR*** *questions from PART-B.* | | | (4X12=48 Marks) |
| **Part - A** | | | |

|  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- |
| 1 | Answer all questions | | (1X12=12 Marks) | | | |
|  | a) | Explain briefly about Depletion mode transistor action. | | |  | |
|  | b) | What is Body effect? | | |  | |
|  | c) | What are the disadvantages of NMOS depletion mode pull up inverter. | | |  | |
|  | d) | What are stick diagrams? | | |  | |
|  | e) | Design Dynamic CMOS 2 input nor gate. | | |  | |
|  | f) | What is Programmable Logic Array? | | |  | |
|  | g) | What is FPGA? | | |  | |
|  | h) | What is Full custom design? | | |  | |
|  | i) | Write difference between PLA,PAL,PLD | | |  | |
|  | j) | Write about limitations on scaling. | | |  | |
|  | k) | Design 2 input EX-OR gate using transmission gates. | | |  | |
|  | l) | What does `timescale 1ns/ 1ps signifies in a Verilog code? | | |  | |
| **Part - B** | | | | | | |
| 2 | a) | Explain Latch up in CMOS circuits and how to avoid this problem? | | | 6M | |
|  | b) | Derive the Drain to Source current equation in NMOSFET. | | | 6M | |
|  | | | | | | |
| 3 | a) | Explain the CMOS-N-Well fabrication process with suitable diagrams. | | | 6M | |
|  | b) | Determine Pull-up to Pull-down ratio for an NMOS inverter driven by another NMOS inverter. | | | 6M | |
|  | | | | | | |
| 4 | a) | What is meant by Sheet resistance RS ? Explain the concept of RS applied to MOS transistors. | | | 6M | |
|  | b) | Design a layout for CMOS logic for Y=(A+B)(C+D) | | | 6M | |
|  | | | | | | |
| 5 | a) | How the following parameters effected when constant electric field scaling model applied.  a)Gate area(Ag) b) Gate capacitance (Cg) c) Channel resistance (Ron) d) Maximum operating frequency (f0) e) Switching energy per gate (Eg) f) Power speed product (Pa) | | | 6M | |
|  | b) | Draw the stick diagram and a mask layout for an 8:1 NMOS inverter circuit. Both the input and output points should be on the poly-silicon layer. | | | 6M | |
|  | | | | | | |
| 6 | a) | Design two-phase clock generator using D flip-flops. | | | 6M | |
|  | b) | Explain the operation of master slave based edge triggered register | | | 6M | |
|  | | | | | | |
| 7 | a) | Realize a Logical function Y = AB + CD using transmission gates. | | | 6M | |
|  | b) | Explain how to optimize power for sequential circuits? | | | 6M | |
|  | | | | | | |
| 8 | a) | Design a four bit ripple carry adder using one bit full adder using Verilog HDL. | | | 6M | |
|  | b) | |  | | --- | | Design a BCD to excess-3 converter using PLA? | |  | | | | 6M | |
|  | | | | | | |
| 9 | a) | Explain about Gate Array Design. | | 6M | |
|  | b) | Discuss typical design flow for designing VLSI IC circuits. | | 6M | |

**![download](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAaoAAAB2CAMAAACu2ickAAAAkFBMVEX///8AAAAFBwb5+fn8/Pzy8vLt7e3m5ub29vbd3d3g4ODq6urz8/O3t7fCwsLX19fMzMyhoaHOzs6Xl5esra3Dw8N6enpwcHBQUVGoqai8vLzT09MmJyaJiYliY2I4OTicnZxDRENWV1aBgYEfICBHR0eNjo2FhYVaW1sUFhVoaWgyMzIWGBcyNDNyc3MMDg0xV321AAAIGklEQVR4nO2a2WKiShCGKdlBNtkXWQRRweD7v92pbtRoYjIzZuZsqe8mCL1WdVX/NBEEgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgiAIgvjDuL70fGXD/ULPqfWFyt+RE1RP+0o+gPN0xyWA+XTlb8kihvLJqssOAPQnK/cQgfpk3W/KZhPCDzKRqMmKLIrvbleQTHB6Z29JxOKa+HmsOuD7R+ELufebYW0WsAAt/jATya43JSeYKcr6Lt01MEqYxk7yzT0jHapzcWhiP/wwxR0qgZXZer9jHv971GNXh26QxEIF7+WBZAQx2nKRRJ7tOk4eWv0ef9fapUACBbveQHf1VYAZMWmtcOU4KztoNyxBlp6uvWtcL2DpjV7ops2DrglkaWe4zu2kGHeKCucVnTnSBrb2TYITXW+DsVT1mXKX9kSnBcjm6xI6hf2VtlDNhZwOBvfOLZIc+lsWO354E3rSqoTRNNNz7+CKflU0AcawnSm/dbr/YVo4FBDvD77lYZq67lCGKrgbNGjkB0HaR3uW8YbaeR8MyDKaPTxc9Zs0QsX+hrB5KBMkPZ1Yi8nUe0FQt9hTZQnaNZfqsDj6Vl29rKEroPwW25ckaktZMU1VNZyVa1tB6tW+36+j1l/xAmWlMsuu+Y92eK2ZYhLSsl1Sdcei2USBu7w8McM0cO+XegC2IEQABvvB4kkbIUF/Q3tXTF4FaXb1nbiy2n1TdN1LElnYntG/lqy353bx/rLsuK/0uo12ve/XXhpYGWZUQ1VNU/mxXPn3IGmKqqMjwsyygsDz+zaKy32ybaqq6A4L+AjmpAx4E8ncUrS6aRbas3PQDpKqXuJJGebaic1/qhkPpAiENfAXqqDomMmVDvV+0rBny2wW7055rnnR8qKqolul2c5SfStklO15RNz5W2xR2384ETh0xUvVbJN9OUzt2meutDI7XOW6ai7fqdQ/hSibqqE7eT7HRI0R0UbTNJSbbTUWh0cDP+HA+bjjKYraXd/jOuTLMM8dRzcM1ZQ1SdBWxUITGp7x1Nnsgnc7LQySs+vckbf7MgW6YALsctXIMGXtHTPHQoA7Ct5GS+Z4sWIl2ZajoHrg8oDdKV3TwKJVoKuOf4KVoFpRMw92TrlOj2rydt7ncFT5LujggtpCJuOqxBTB7MEMgksTkwTLEW0bRfGw32ybF1ycj20yVmiSAU2CFuEGsV1mEP1sjl/HXe94SDQYEKdHfb5lcU83Npsh6nFhWZnrqIq8/Dg5WGjkBU9H0tlFdwvQBxaQSZ9aqPFUPfTKAqdcwH5+7GzP/QMPTNzn3NnBeIcHk4rjX/Inizmyx/OC6DEKsKVNbTtqhp4O/DlgYuHyTiVdrwQe2RKYDuw+mgcmeVlWHVzKmN37aNg0L93p3iw/Y8l5hW/KONqt059wVY6LpN+xJfLT3vrRoA7FyGJsiHa+Z7Hg0lU2fyksUAws1DsnSY6Y8wtXNGt4bW5WeJKaMv9c8ldw7pu7KpljSdgxx/B86uLstbOrWEOXnUjEJl5qfe7RgMVlEjDJss63QEVfqrOrzusMXZWj5OGboKnnrp1Zqb+OMLUkGEcPwuiXHXU6op8S7ifMQv6TJ5HiUrlJgagK+h2mwLMzjz8xjI8xhSoLmQGsjNskwLwTYXCopZSpLdxMMryMRvGK69nPsuXPYmZBmOZMaLA7LHzQtgOXGTUvNFwqaRX0xqU14zp+7GsUfKHE7U4vhV6Y17XF14hlgCAVX5nogTmC7wjv0p8i/22bmfCqK2ymK3A7W7e4l6GuQGExfhKZXc5khTjV3mAo+5Vi7gLB94R1VZWK2vCDA6jKaBcNSXGbfuxtfxEAchCXNfOyB5I1S/18kzD7OgBr4cC8KATl4F2967GXpQspHLesg7LhnYmxLUxVFQtuKaxwTHqpy3HtxXKCAlVtPpoHRsSIomKLQTFM0bqvb1SF8tQ29M9wK9bnfZiJ9XaaeptPYt+YhrOMGqVPhjyIhdPEclAKDlq+tC+SXDKt26Mit3hz9uOAz9z1GnwYXBE69e1J4v3RomSplxUtuxiVaw16TJliD7K3NqKkVaNE0dFdRz7UlR+hvuvfifXlf0esf40IigrKPfhhgBuRLc2LNzdh+vnPEe68O/kAZ7WPOpG/orUQfFzrDVoPocKOneCoqqgH09A7VS2MFez/zhT1b0bOLJUdLHVFa6qoDZy0DlFhY4CYQdvwPXtRbKfacuTHi1fcQTI/6WfBPr9UcSIoH58LSbJueW1S8PR8qqYU9y/9EAgrz3Mx+EKxHzuWK5XMoi9YDzFORbrKrT0KggyDrIj8NAhSvx9e+O6ctNbb74aK/yruzgcWWgHJ5Q7KxNZ4U0XP1nuuEooS31ex/XqHWn/0UJw0QZ5b29dESnxCgLJ7Aa7cwDa7P5fV7X5gFj7Gvq2bIgaG4fqYL+ObY74YZaU0zi9WM9oaXbIODUUURMVw64i9Tx/2u8xZ3raOUgIOjswc2NTfY+v5DUjC0JjwwYcIMb9kxVkF7+/0BjuyHa/H6pcq2dBdKyyq6eY48Q59BHdX0KfFX+K0O1SPzXnG1O0gDTLnwbE5BmX3/vzd1MO5wqeOKMEH+bMCxFu2MD4vuprTp17+lD0cKah+Cc36gjyWv/KPLBnJPYIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCIIgCOKP8xfvs5oXa4wkWgAAAABJRU5ErkJggg==)**

**SCHEME**

**Hall Ticket Number: 14EC702**

|  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- |
|  |  |  |  |  |  |  |  |  |

|  |  |  |  |
| --- | --- | --- | --- |
| **IV/IV B.Tech (Regular/Supplementary) DEGREE EXAMINATION** | | | |
| **January, 2021** | **Electronics and Communication Engineering** | | |
| **Seventh Semester** | **VLSI Design** | | |
| **Time:** Three Hours | | **Maximum :** 60 Marks | |
| *Answer Question No.1 compulsorily.* | | | (1X12 = 12 Marks) |
| *Answer ONE question from each unit.* | | | (4X12=48 Marks) |

|  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 1 | | Answer all questions | | | | | (1X12=12 Marks) | |
|  | | a) | | | Explain briefly about Depletion mode transistor action.   * Explaining Depletion mode transistor action.---1M | | | 1M |
|  | | b) | | | What is Body effect?  -Defining Body effect. -----1M | | | 1M |
|  | | c) | | | What are the disadvantages of NMOS depletion mode pull up inverter.   * Listing out any two disadvantages of NMOS depletion mode pull up inverter –1M | | | 1M |
|  | | d) | | | What are stick diagrams?  ­­-- Defining stick diagram---1M | | | 1M |
|  | | e) | | | Design Dynamic CMOS 2 input nor gate.  --Designing Dynamic CMOS 2 input nor gate.—1M | | | 1M |
|  | | f) | | | What is Programmable Logic Array?  --Writing about programmable Logic array. –1M | | | 1M |
|  | | g) | | | What is FPGA?  --Writing about FPGA---1M | | | 1M |
|  | | h) | | | What is Full custom design?  --Writing about full custom design--1M | | | 1M |
|  | | i) | | | Write difference between PLA,PAL,PLD  --List at least 2 differences between PLA,PAL,PLD --1M | | | 1M |
|  | | j) | | | Write about limitations on scaling.  -List any two limitation on scaling-----1M | | | 1M |
|  | | k) | | | Design 2 input EX-OR gate using transmission gates.  --Designing 2 input EX-OR gate using transmission gates---1M | | | 1M |
|  | | l) | | | What does `timescale 1ns/ 1ps signifies in a Verilog code?  --- Writing about timescale 1ns/ 1ps signifies in a Verilog code---1M | | | 1M |
| **UNIT I** | | | | | | | | |
| 2 | | a) | | | Explain Latch up in CMOS circuits and how to avoid this problem?  --Explaining Latch up in CMOS circuits and how to avoid this problem---6M | | | 6M |
|  | | b) | | | Derive the Drain to Source current equation in NMOSFET.  --Deriving the Drain to Source current equation in NMOSFET with diagram—6M | | | 6M |
| **(OR)** | | | | | | | | |
| 3 | | a) | | | Explain the CMOS-N-Well fabrication process with suitable diagrams.  --Explaining the CMOS-N-Well fabrication process with suitable diagrams. | | | 6M |
|  | | b) | | | Determine Pull-up to Pull-down ratio for an NMOS inverter driven by another NMOS inverter.  ---Determining pull-up to pull-down ratio for an NMOS inverter driven by another NMOS inverter.---.6M | | | 6M |
| **UNIT II** | | | | | | | | |
| 4 | | | a) | | | What is meant by Sheet resistance RS ? Explain the concept of RS applied to MOS transistors.  ---Defining sheet resistance Rs. ---2M  ---Concept of MOS transistor----4M | | 6M |
|  | | | b) | | | Design a layout for CMOS logic for Y=(A+B)(C+D)  --Stick diagram representation.—3M  ---Layout representation---3M | | 6M |
| **(OR)** | | | | | | | | |
| 5 | | a) | | | | How the following parameters effected when constant electric field scaling model applied.  a)Gate area(Ag) b) Gate capacitance (Cg) c) Channel resistance (Ron) d) Maximum operating frequency (f0) e) Switching energy per gate (Eg) f) Power speed product (Pa)  --- Gate area---1M  -- Gate capacitance—1M  ----Channel resistance—1M  ---Maximum operating frequency—1M  ---Switching energy per gate---1M  ---Power speed product.---1M | | 6M |
|  | | b) | | | | Draw the stick diagram and a mask layout for an 8:1 NMOS inverter circuit. Both the input and output points should be on the poly-silicon layer.  ---Stick diagram ---6M | | 6M |
| **UNIT III** | | | | | | | | |
| 6 | a) | | | Design two-phase clock generator using D flip-flops.  ---Designing a two phase clock generator using D flip flop—6M | | | | 6M |
|  | b) | | | Explain the operation of master slave based edge triggered register  ---The operation of master slave based edge triggered register---6M | | | | 6M |
| **(OR)** | | | | | | | | |
| 7 | a) | | | | Realize a Logical function Y = AB + CD using transmission gates.  -- Realizing a Logical function Y = AB + CD using transmission gates.---6M | | | 6M |
|  | b) | | | | Explain how to optimize power for sequential circuits?  -- Optimization power for sequential circuits—6M | | | 6M |
| **UNIT IV** | | | | | | | | |
| 8 | a) | | | | Design a four bit ripple carry adder using one bit full adder using Verilog HDL.  -- Design a four bit ripple carry adder using one bit full adder using Verilog HDL—6M | | | 6M |
|  | b) | | | | |  | | --- | | Design a BCD to excess-3 converter using PLA?  --- Designing a BCD to excess-3 converter using PLA --6M | |  | | | | 6M |
| **(OR)** | | | | | | | | |
| 9 | a) | | | | Explain about Gate Array Design.  --Explaining about Gate Array Design—6M | | | 6M |
|  | b) | | | | Discuss typical design flow for designing VLSI IC circuits.  --Explaining design flow for designing VLSI circuits—6M | | | 6M |